# EMT: An OS Framework for New Memory Translation Architectures **Siyuan Chai, Jiyuan Zhang,** Jongyul Kim, Alan Wang, Fan Chung, Jovan Stojkovic, Weiwei Jia, Dimitrios Skarlatos, Josep Torrellas, Tianyin Xu # Radix tree was the de facto translation design Today most commercial architectures exclusively uses radix tree design. x86, ARM64, RISC-V, LoongArch, s390, ... ### Radix tree was the de facto translation design Today most commercial architectures exclusively uses radix tree design. x86, ARM64, RISC-V, LoongArch, s390, ... # New translation architectures are emerging # New translation architectures are emerging ### New translation architectures are emerging ### The missed evaluation of new architectures # The Linux kernel assumes radix design "It so happens that a tree format is the only sane format..." — Linus Torvalds, 2002 Elastic Cuckoo Page Table (ECPT) vs. Radix-Tree Page Table ### Contributions ### EMT: an OS framework for new memory translation architectures Hardware neutral design with no assumption on page table structures Extensible interface that enables hardware-specific optimizations Accurate profiling with near-zero (<0.2%) performance overhead ### Contributions #### EMT: an OS framework for new memory translation architectures Hardware neutral design with no assumption on page table structures Extensible interface that enables hardware-specific optimizations Accurate profiling with near-zero (<0.2%) performance overhead ### An open platform for memory translation research Research ready for full system prototyping, development, and evaluation Open source available at <a href="https://github.com/xlab-uiuc/emt">https://github.com/xlab-uiuc/emt</a> ### Contributions #### EMT: an OS framework for new memory translation architectures Hardware neutral design with no assumption on page table structures Extensible interface that enables hardware-specific optimizations Accurate profiling with near-zero (<0.2%) performance overhead ### An open platform for memory translation research Research ready for full system prototyping, development, and evaluation Open source available at <a href="https://github.com/xlab-uiuc/emt">https://github.com/xlab-uiuc/emt</a> ### New insights on hashing-based designs from the OS perspective New challenges previously undiscovered regarding their OS implications New solutions to these challenges evaluated in our ECPT implementation ### **EMT Overview** Applications Linux MMU Hardware ### **EMT Overview** Linux coupled memory management and arch-specific code ### **EMT Overview** EMT decoupled memory management and arch-specific code #### **Translation Object** Models a page mapping **Translation Object**Models a page mapping **Translation Database**Models an *address space* **Translation Object**Models a page mapping **Translation Database**Models an *address space* **Translation Service**Models the MMU **Translation Object**Models a page mapping **Translation Database**Models an *address space* Translation Service Models the $MMU_{23}$ ### **EMT Basic Functions** ``` // Read tobj attribute // e.g. perm., page size etc. tobj_read_attr(tobj, attr_key) // Update tobj attribute tobj_write_attr(tobj, attr_key, new_val) ... Virtual Memory ``` ``` // Find a trans. object tdb_find_tobj(tdb, vaddr) // Update a trans. object tdb_update_tobj(tdb, tobj) // Remove the trans. object tdb_remove_tobj(tdb, tobj) ... ``` ``` // Switch to a trans. db tsvc_switch_tdb(tdb) // Get current trans. db tsvc_read_tdb(cpu) Service ... ``` **Translation Object**Models a page mapping **Translation Database**Models an *address space* **Translation Service** Models the $MMU_{24}$ ### **EMT Customizable Functions** Exploit HW features *and* guarantee HW neutrality ### EMT enables HW-specific optimizations #### Customizable functions: iterator Iterate over a range of virtual address tobj\_iter\_next gets the next trans. object Default implementation HW neutral but less performant Full page table walk for every VA Radix MMU driver Customized to exploit locality # **EMT enables HW-specific optimizations** #### Customizable functions: iterator Iterate over a range of virtual address tobj iter next gets the next trans. object Default implementation HW neutral but less performant ``` tdb_find_tobj(iter->tdb, iter->va, ... /* update tobj */ tobj); /* full page walk on Radix */ if ((iter->va + PAGE_SIZE) & tobj read attr(tobj, TOBJ ATTR SIZE, &size); iter->va += size ``` Radix MMU driver Customized to exploit locality ``` (~PMD MASK)) { iter->va += PAGE SIZE; iter->pte++; return 0; } /* handle other cases */ ``` # **EMT simplifies OS support for different MMUs** EMT supports tree- and hash-based translations (e.g., Radix and ECPT) Flattened page table support implemented with < 700 LOC No changes to Linux memory management routines Reuse part of the x86 MMU driver ### EMT has negligible performance overhead EMT-Linux on the Radix MMU driver vs. vanilla Linux \_\_\_\_ **Benchmarks** . EMT is carefully engineered to minimize performance overhead Minimize call stacks depth and keep a similar cache efficiency EMT enables all HW-specific optimizations for radix # An open platform for virtual memory research EMT enables end-to-end system evaluations in the absence of hardware EMT supports rich performance analysis # EMT brings insights from the OS perspective ### Hash page table: self-reference paradox Approach 1: invalidation before copy # EMT brings insights from the OS perspective Hash page table: self-reference paradox Approach 2: copy before invalidation # EMT brings insights from the OS perspective #### Hash page table: self-reference paradox Solution: copying before invalidation + extend MMU logic # EMT helps analyze MMU design tradeoffs ECPT is faster than x86 Radix on hardware metrics ECPT incurs 1.74x page fault handling overhead over Radix ### Conclusion #### OS support is essential for memory translation designs Understanding OS implications is very beneficial Experimenting with modern Oses is strongly encouraged OS extensibility is crucial to foster diverse memory translation research ### EMT: an OS framework for new memory translation architectures Hardware neutral design with no assumption on page table structures Extensible interface that enables hardware-specific optimizations Accurate profiling with near-zero (<0.2%) performance impacts #### An open platform for memory translation research Research ready for full system prototyping, development, and evaluation Open source available at <a href="https://github.com/xlab-uiuc/emt">https://github.com/xlab-uiuc/emt</a>